Timer1_1 Interrupt Clear Register (Dualtimer1_1Timerintclr); Timer1_1 Raw Interrupt Status Register (Dualtimer1_1Timerris) - Wiznet W7500 Reference Manual

Internet offload processor
Hide thumbs Also See for W7500:
Table of Contents

Advertisement

1 : One-shot mode.
[1] TS – Timer Size
0 : 16-bit counter, default.
1 : 32-bit counter.
[3:2] TP – Timer Prescale.
00 : 0 stages of prescale, clock is divided by 1, default.
01 : 4 stages of prescale, clock is divided by 16.
10 : 8 stages of prescale, clock is divided by 256.
11 : Undefined, do not use.
[5] IE – Interrupt Enable.
0 : Timer Interrupt disable.
1 : Timer Interrupt enabled, default.
[6] TM – Timer Mode.
0 : Timer is in free-running mode, default.
1 : Timer is in periodic mode.
[7] TE – Timer Enable.
0 : Timer disabled, default.
1 : Timer enabled.
19.12.4
Timer1_1 Interrupt Clear Register
(DUALTIMER1_1TimerIntClr)
Base address : 0x4000_2020
Address offset : 0x0C
31
30
29
28
res
res
res
res
15
14
13
12
res
res
res
res
[0] IC – Interrupt Clear
Set to the this register clears the interrupt output from the counter.
19.12.5
Timer1_1 Raw Interrupt Status Register
(DUALTIMER1_1TimerRIS)
Base address : 0x4000_2020
Address offset : 0x10
Reset value : 0x0000_0000
W7500 Datasheet Version1.0.0
27
26
25
24
res
res
res
res
11
10
9
8
res
res
res
res
23
22
21
20
res
res
res
res
7
6
5
4
res
res
res
res
19
18
17
16
res
res
res
res
3
2
1
0
res
res
res
IC
W
400 / 512

Advertisement

Table of Contents
loading

Table of Contents