Channel 1 Output Configuration Register - Ch1Ocfr - Holtek HT32F52220 User Manual

32-bit microcontroller with arm cortex-m0+ core
Table of Contents

Advertisement

32-Bit Arm
®
Cortex
®
-M0+ MCU
HT32F52220/HT32F52230
Channel 1 Output Configuration Register – CH1OCFR
This register specifies the channel 1 output mode configuration.
Offset:
0x044
Reset value: 0x0000_0000
31
Type/Reset
23
Type/Reset
15
Type/Reset
7
Reserved CH1IMAE
Type/Reset
Bits
Field
[5]
CH1IMAE
[4]
CH1PRE
Rev. 1.10
30
29
28
22
21
20
14
13
12
6
5
4
CH1PRE
RW
0 RW
Descriptions
Channel 1 Immediate Active Enable
0: No action
1: Single pulse Immediate Active Mode is enabled
The CH1OREF will be forced to the compare matched level immediately after an
available trigger event occurs irrespective of the result of the comparison between
the CNTR and the CH1CCR values.
The effective duration ends automatically at the next overflow or underflow event.
Note: The CH1IMAE bit is available only if the channel 1 is configured to be operated
in the PWM mode 1 or the PWM mode 2.
Channel 1 Capture/Compare Register (CH1CCR) Preload Enable
0: CH1CCR preload function is disabled.
The CH1CCR register can be immediately assigned a new value when
the CH1PRE bit is cleared to 0 and the updated CH1CCR value is used
immediately.
1: CH1CCR preload function is enabled
The new CH1CCR value will not be transferred to its shadow register until the
update event occurs.
216 of 366
27
26
Reserved
19
18
Reserved
11
10
Reserved
3
2
Reserved
CH1OM[2:0]
0
RW
0 RW
25
24
17
16
9
8
CH1OM[3]
RW
0
1
0
0
RW
0
November 09, 2018

Advertisement

Table of Contents
loading
Need help?

Need help?

Do you have a question about the HT32F52220 and is the answer not in the manual?

Questions and answers

This manual is also suitable for:

Ht32f52230

Table of Contents