Download Print this page

Dac Channel1 Data Output Register (Dac_Dor1) - ST STM32F413 Reference Manual

Advanced arm-based 32-bit mcus
Hide thumbs Also See for STM32F413:

Advertisement

Digital-to-analog converter (DAC)
14.5.11
DUAL DAC 8-bit right aligned data holding register
(DAC_DHR8RD)
Address offset: 0x28
Reset value: 0x0000 0000
31
30
29
28
15
14
13
12
DACC2DHR[7:0]
rw
rw
rw
Bits 31:16 Reserved, must be kept at reset value.
Bits 15:8 DACC2DHR[7:0]: DAC channel2 8-bit right-aligned data
These bits are written by software which specifies 8-bit data for DAC channel2.
Bits 7:0 DACC1DHR[7:0]: DAC channel1 8-bit right-aligned data
These bits are written by software which specifies 8-bit data for DAC channel1.
14.5.12

DAC channel1 data output register (DAC_DOR1)

Address offset: 0x2C
Reset value: 0x0000 0000
31
30
29
28
15
14
13
12
Reserved
Bits 31:12 Reserved, must be kept at reset value.
Bit 11:0 DACC1DOR[11:0]: DAC channel1 data output
These bits are read-only, they contain data output for DAC channel1.
14.5.13
DAC channel2 data output register (DAC_DOR2)
Address offset: 0x30
Reset value: 0x0000 0000
31
30
29
28
15
14
13
12
Reserved
Bits 31:12 Reserved, must be kept at reset value.
Bits 11:0 DACC2DOR[11:0]: DAC channel2 data output
378/1284
27
26
25
11
10
9
rw
rw
rw
rw
27
26
25
11
10
9
r
r
r
27
26
25
11
10
9
r
r
r
These bits are read-only, they contain data output for DAC channel2.
24
23
22
Reserved
8
7
6
rw
rw
rw
24
23
22
Reserved
8
7
6
DACC1DOR[11:0]
r
r
r
24
23
22
Reserved
8
7
6
DACC2DOR[11:0]
r
r
r
DocID029473 Rev 3
21
20
19
18
5
4
3
2
DACC1DHR[7:0]
rw
rw
rw
rw
21
20
19
18
5
4
3
2
r
r
r
r
21
20
19
18
5
4
3
2
r
r
r
r
RM0430
17
16
1
0
rw
rw
17
16
1
0
r
r
17
16
1
0
r
r

Advertisement

loading
Need help?

Need help?

Do you have a question about the STM32F413 and is the answer not in the manual?

Questions and answers

Subscribe to Our Youtube Channel

This manual is also suitable for:

Stm32f423