Download Print this page

Fmpi2C Clock Requirements - ST STM32F413 Reference Manual

Advanced arm-based 32-bit mcus
Hide thumbs Also See for STM32F413:

Advertisement

Fast-mode Plus Inter-integrated circuit (FMPI2C) interface
26.4.2

FMPI2C clock requirements

The FMPI2C kernel is clocked by FMPI2CCLK.
The FMPI2CCLK period t
t
I2CCLK < (tLOW - tfilters ) / 4 and
with:
t
LOW: SCL low time and tHIGH : SCL high time
t
when enabled, sum of the delays brought by the analog filter and by the digital filter.
filters:
Analog filter delay is maximum 260 ns. Digital filter delay is DNF x t
The PCLK clock period t
t
PCLK < 4/3 tSCL
with t
SCL: SCL period
Caution:
When the FMPI2C kernel is clocked by PCLK. PCLK must respect the conditions for
t
.
I2CCLK
26.4.3
Mode selection
The interface can operate in one of the four following modes:
Slave transmitter
Slave receiver
Master transmitter
Master receiver
By default, it operates in slave mode. The interface automatically switches from slave to
master when it generates a START condition, and from master to slave if an arbitration loss
or a STOP generation occurs, allowing multimaster capability.
Communication flow
In Master mode, the FMPI2C interface initiates a data transfer and generates the clock
signal. A serial data transfer always begins with a START condition and ends with a STOP
condition. Both START and STOP conditions are generated in master mode by software.
In Slave mode, the interface is capable of recognizing its own addresses (7 or 10-bit), and
the General Call address. The General Call address detection can be enabled or disabled
by software. The reserved SMBus addresses can also be enabled by software.
Data and addresses are transferred as 8-bit bytes, MSB first. The first byte(s) following the
START condition contain the address (one in 7-bit mode, two in 10-bit mode). The address
is always transmitted in Master mode.
A 9th clock pulse follows the 8 clock cycles of a byte transfer, during which the receiver must
send an acknowledge bit to the transmitter. Refer to the following figure.
756/1284
must respect the following conditions:
I2CCLK
t
I2CCLK < tHIGH
must respect the following condition:
PCLK
DocID029473 Rev 3
RM0430
.
I2CCLK

Advertisement

loading
Need help?

Need help?

Do you have a question about the STM32F413 and is the answer not in the manual?

Questions and answers

This manual is also suitable for:

Stm32f423