System Reset Status Register (Srs) - ROHS MC9S08QE128 Reference Manual

Table of Contents

Advertisement

Field
2
IRQ Acknowledge — This write-only bit is used to acknowledge interrupt request events (write 1 to clear IRQF).
IRQACK
Writing 0 has no meaning or effect. Reads always return 0. If edge-and-level detection is selected (IRQMOD = 1),
IRQF cannot be cleared while the IRQ pin remains at its asserted level.
1
IRQ Interrupt Enable — This read/write control bit determines whether IRQ events generate an interrupt
IRQIE
request.
0 Interrupt request when IRQF set is disabled (use polling).
1 Interrupt requested whenever IRQF = 1.
0
IRQ Detection Mode — This read/write control bit selects either edge-only detection or edge-and-level
IRQMOD
detection. The IRQEDG control bit determines the polarity of edges and levels that are detected as interrupt
request events. See
0 IRQ event on falling edges or rising edges only.
1 IRQ event on falling edges and low levels or on rising edges and high levels.
5.8.2

System Reset Status Register (SRS)

This high page register includes read-only status flags to indicate the source of the most recent reset. When
a debug host forces reset by writing 1 to BDFR in the SBDFR register, none of the status bits in SRS will
be set. Writing any value to this register address clears the COP watchdog timer without affecting the
contents of this register. The reset state of these bits depends on what caused the MCU to reset.
7
R
POR
W
POR:
1
1
LVD:
u
Any
other
0
reset:
1
u = unaffected
2
Any of these reset sources that are active at the time of reset entry will cause the corresponding bit(s) to be set; bits
corresponding to sources that are not active at the time of reset entry will be cleared.
Freescale Semiconductor
Table 5-3. IRQSC Register Field Descriptions
Section 5.5.2.2, "Edge and Level
6
5
PIN
COP
Writing any value to SRS address clears COP watchdog timer.
0
0
0
0
2
2
Note
Note
Figure 5-3. System Reset Status (SRS)
MC9S08QE128 MCU Series Reference Manual, Rev. 2
Chapter 5 Resets, Interrupts, and General System Control
Description
Sensitivity" for more details.
4
3
ILOP
0
0
0
0
0
2
Note
0
2
1
0
LVD
0
1
0
1
0
0
0
0
0
0
0
99

Hide quick links:

Advertisement

Table of Contents
loading

Related Products for ROHS MC9S08QE128

This manual is also suitable for:

Mc9s08qe96Mc9s08qe64

Table of Contents