Flash Rom, Sram Usage Example - Toshiba TMPR4925 Manual

64-bit tx system risc tx49 family
Table of Contents

Advertisement

Flash ROM, SRAM Usage Example

7.6
Figure 7.6.1 illustrates example Flash ROM connections, and Figure 7.6.2 illustrates example SRAM
connections. Also, Figure 7.6.3 illustrates example connections with the SDRAM and the bus separated.
Since connecting multiple memory devices such as SDRAM and ROM onto a single bus increases the
load, 100 MHz class high-speed SDRAM access may not be performed normally. As a corrective measure,
there is a way of reducing the bus load by connecting a device other than SDRAM via a buffer. If such a
method is employed, directional control becomes necessary since the data becomes bidirectional.
The TX4925 prepares the BUSSPRT* signal for performing data directional control (see Figure 7.6.3).
BUSSPRT* is asserted when the External Bus Controller channel is active and a Read operation is being
performed.
TX4925
ADDR[19:0]
DATA[31:0]
Figure 7.6.1 Flash ROM (x16 Bits) Connection Example (32-bit Data Bus)
TX4925
BWE*[3:0]
ADDR[19:0]
CE*[1]
SWE*
OE*
DATA[31:0]
Figure 7.6.2 SRAM (x16 Bits) Connection Example (32-bit Data Bus)
ADDR[19:0]
ADDR[12]
(ADDR[20])
UAE
CE*[0]
SWE*
OE*
ADDR[19:0]
A[19:0]
CS*
WE*
OE*
7-59
Chapter 7 External Bus Controller
Flash ROM (x16 bits)
A[19:0]
A[19:0]
A20
A20
CE*
CE*
WE*
WE*
OE*
OE*
D[15:0]
D[15:0]
D[31:16]
D[15:0]
SRAM (x16 Bits)
BWE*[3]
BWE*[2]
BWE*[1]
UB
LB
UB
A[19:0]
CS*
WE*
OE*
D[15:0]
D[15:0]
D[31:16]
BWE*[0]
LB
D[15:0]

Advertisement

Table of Contents
loading

Table of Contents