Address Mapping; Tx4925 Physical Address Map - Toshiba TMPR4925 Manual

64-bit tx system risc tx49 family
Table of Contents

Advertisement

4.

Address Mapping

This chapter explains the physical address map of TX4925.
Please refer to "64-Bit TX System RISC TX49/H2 Core Architecture" about the details of mapping to a
physical address from the virtual address of TX49/H2 core.
4.1

TX4925 Physical Address Map

TX4925 supports up to 4G (2
Following resources are to be allocated in the physical address of the TX4925.
TX4925 Internal registers (refer to "4.2 Register Map")
SDRAM (refer to "9.3.2 Address Mapping")
External Devices such as ROM, I/O Devices (refer to "7.3.3 Address Mapping")
PCI Bus (refer to "10.3.4 Initiator Access")
Each resource is to be allocated in arbitrary physical addresses by the register setup. Refer to the
explanation of each controller for the details of the mapping.
At initialization, only the internal registers and the memory space which stores the TX49/H2 core reset
vectors are allocated shown as Figure 4.1.1. Usually ROM connected to the external bus controller channel 0
is used for the memory device that stores the reset vectors. TX4925 also supports using the memories on PCI
bus as the memory device stores the reset vectors. Refer to "10.3.12 PCI Boot Configuration" for detail
about this.
It is possible to access a resource of TX4925 as a PCI target device through PCI bus. About how to
allocate resources of TX4925 to the PCI bus address space, refer to "10.3.5 Target Access".
32
) bytes of physical address.
0xFFFF_FFFF
0xFF1F_FFFF
TX4925 Internal Register
0xFF1F_0000
0x1FFF_FFFF
External Bus Controller Channel 0
0x1FC0_0000
0x0000_0000
Figure 4.1.1 Physical Address Map at Initializing System
Chapter 4 Address Mapping
4-1
64 K Bytes
4 M Bytes

Advertisement

Table of Contents
loading

Table of Contents