Toshiba TMPR4925 Manual page 105

64-bit tx system risc tx49 family
Table of Contents

Advertisement

Input/
Clock
Output
SDCLK[1:0]
Output
Clock supplied to SDRAM. The frequency of
SDCLK[1:0] is the same as that of GBUSCLK.
In the same way as with GBUSCLK, the frequency
of SDCLK varies with the value of CCFG.RF.
The SDCLKEN[1:0] field of the PCFG register can
disable the output of SDCLK[1:0] on a per bit basis.
SDCLKIN
Input/output Reference clock used to latch input data signals
from SDRAM.
The clock output from SDCLK should be connected
to SDCLKIN via a feedback line outside the TX4925.
PCICLK[2:1]
Output
Clock supplied to devices on the PCI bus.
The PLL in the TX4925 generates PCICLK by
multiplying MASTERCLK by 5/3.
These clock signals are output when the ADDR[18]
boot configuration signal is set to use the clock
internally generated in the TX4925 as PCICLK.
Otherwise, the pins are placed in High-Z state.
The PCICLKEN bit of the PCFG register can also
disable the output of PCICLK after the reset
sequence is completed.
Note:PCICLK[2:1] can supply clock pulses at 33
Input/output PCI bus clock. The built-in PCI controller of the
PCICLKIO
TX4925 operates with this clock.
A boot configuration signal (ADDR[18]) can
determine whether the clock internally generated in
the TX4925 is used as PCICLK. If the TX4925
internal clock is selected, the clock signals are
output and simultaneously fed back to the internal
PCI block. When using the PCI block, therefore, do
not set the PCICLK Enable field of the pin
configuration register (PCFG.PCICLKEN[0]) to 0.
SCLK
Input
Input clock for SIO. SCLK is shared by SIO0 and
SIO1.
The pin is shared with the PIO[5] signal.
TCLK
Input
Input clock for timers. TCLK is shared by TMR0,
TMR1, and TMR2.
The pin is shared with the PIO[18] signal.
BITCLK
Input
Input clock for the AC-link controller.
The pin is shared with the PIO[15] signal.
CHICLK
Input/output Clock for the CHI module.
The pin is shared with the PIO[19] signal.
The direction of the clock signal is set using
CHICLOCK.
SPICLK
Output
Output clock for the SPI module.
The pin is shared with the PIO[23] signal.
TCK
Input
Input clock for JTAG.
DCLK
Output
Clock output for the real-time debugging system.
Table 6.1.1 TX4925 Clock Signals (2/2)
Description
MHz when the MASTERCLK frequency is set
to 20 MHz.
6-3
Chapter 6 Clocks
Related
Related Registers
Configuration Signals
(Refer to Chapters 5
(Refer to Section 3.2)
PCFG.SDCLKEN [1:0]
CCFG.RF[1:0]
ADDR[18]
PCFG.PCICLKEN[2:1]
ADDR[18]
PCFG.PCICLKEN[0]
CHICLOCK
TDO
and 10.)

Advertisement

Table of Contents
loading

Table of Contents