Clock Stop Register 2 (Ckstpr2) - Renesas H8 Series Hardware Manual

8-bit single-chip microcomputer
Hide thumbs Also See for H8 Series:
Table of Contents

Advertisement

13.2.4

Clock Stop Register 2 (CKSTPR2)

Bit
7
LVDCKSTP *
Initial value
1
Read/Write
R/W
Note: * Bits 6 and 5 are also reserved on products other than the H8/38124 Group.
CKSTPR2 is an 8-bit read/write register that performs module standby mode control for peripheral
modules. Only the bit relating to the LCD controller/driver is described here. For details of the
other bits, see the sections on the relevant modules.
Bit 0—LCD Controller/Driver Module Standby Mode Control (LDCKSTP)
Bit 0 controls setting and clearing of module standby mode for the LCD controller/driver.
Bit 0
LDCKSTP
Description
0
LCD controller/driver is set to module standby mode
1
LCD controller/driver module standby mode is cleared
6
5
4
PW2CKSTP
1
1
1
R/W
Section 13 LCD Controller/Driver
3
2
AECKSTP
WDCKSTP
PW1CKSTP
1
1
R/W
R/W
Rev. 7.00 Mar 10, 2005 page 425 of 652
1
0
LDCKSTP
1
1
R/W
R/W
(initial value)
REJ09B0042-0700

Advertisement

Table of Contents
loading

Table of Contents