Renesas H8 Series Hardware Manual page 310

8-bit single-chip microcomputer
Hide thumbs Also See for H8 Series:
Table of Contents

Advertisement

Section 9 Timers
Timer Control/Status Register F (TCSRF)
Bit:
7
OVFH
Initial value:
0
R/(W) *
Read/Write:
Note: * Bits 7, 6, 3, and 2 can only be written with 0, for flag clearing.
TCSRF is an 8-bit read/write register that performs counter clear selection, overflow flag setting,
and compare match flag setting, and controls enabling of overflow interrupt requests.
TCSRF is initialized to H'00 upon reset.
Bit 7—Timer Overflow Flag H (OVFH)
Bit 7 is a status flag indicating that TCFH has overflowed from H'FF to H'00. This flag is set by
hardware and cleared by software. It cannot be set by software.
Bit 7
OVFH
Description
0
Clearing condition:
After reading OVFH = 1, cleared by writing 0 to OVFH
1
Setting condition:
Set when TCFH overflows from H'FF to H'00
Bit 6—Compare Match Flag H (CMFH)
Bit 6 is a status flag indicating that TCFH has matched OCRFH. This flag is set by hardware and
cleared by software. It cannot be set by software.
Bit 6
CMFH
Description
0
Clearing condition:
After reading CMFH = 1, cleared by writing 0 to CMFH
1
Setting condition:
Set when the TCFH value matches the OCRFH value
Rev. 7.00 Mar 10, 2005 page 268 of 652
REJ09B0042-0700
6
5
CMFH
OVIEH
CCLRH
0
0
R/(W) *
R/W
4
3
OVFL
CMFL
0
0
R/(W) *
R/(W) *
R/W
2
1
0
OVIEL
CCLRL
0
0
0
R/W
R/W
(initial value)
(initial value)

Advertisement

Table of Contents
loading

Table of Contents