Subsleep Mode; Transition To Subsleep Mode; Clearing Subsleep Mode - Renesas H8 Series Hardware Manual

8-bit single-chip microcomputer
Hide thumbs Also See for H8 Series:
Table of Contents

Advertisement

Section 5 Power-Down Modes
5.5

Subsleep Mode

5.5.1

Transition to Subsleep Mode

The system goes from subactive mode to subsleep mode when a SLEEP instruction is executed
while the SSBY bit in SYSCR1 is cleared to 0, LSON bit in SYSCR1 is set to 1, and TMA3 bit in
TMA is set to 1. In subsleep mode, operation of on-chip peripheral modules other than the A/D
converter and PWM is in active state. As long as a minimum required voltage is applied, the
contents of CPU registers, the on-chip RAM and some registers of the on-chip peripheral modules
are retained. I/O ports keep the same states as before the transition.
5.5.2

Clearing Subsleep Mode

Subsleep mode is cleared by an interrupt (timer A, timer C, timer F, timer G, asynchronous event
counter, SCI3, IRQAEC, IRQ
pin.
• Clearing by interrupt
When an interrupt is requested, subsleep mode is cleared and interrupt exception handling
starts. Subsleep mode is not cleared if the I bit of CCR is set to 1 or the particular interrupt is
disabled in the interrupt enable register.
To synchronize the interrupt request signal with the system clock, up to 2/φ
occur after the interrupt request signal occurrence, before the interrupt exception handling
start.
• Clearing by
input
R E S
Clearing by
pin is the same as for standby mode; see Clearing by
R E S
5.3.2, Clearing Standby Mode.
Rev. 7.00 Mar 10, 2005 page 134 of 652
REJ09B0042-0700
, IRQ
, IRQ
, IRQ
, WKP
4
3
1
0
to WKP
) or by a low input at the
7
0
R E S
R E S
(s) delay may
SUB
pin in section

Advertisement

Table of Contents
loading

Table of Contents