Smbus Architecture And Design Considerations; Smbus Design Considerations; Figure 109. Smbus 2.0/Smlink Protocol - Intel 855PM Design Manual

Chipset platform for use with pentium m and celeron m processors
Table of Contents

Advertisement

R

Figure 109. SMBUS 2.0/SMLink Protocol

Host Controller and
Slave Interface
Intel
ICH4-M
Note: Intel does not support external access of the ICH4-M's Integrated LAN Controller via the SMLink
interface. Also, Intel does not support access of the ICH4-M's SMBus Slave Interface by the ICH4-M's
SMBus Host Controller. Refer to the Intel
Datasheet functionality descriptions of the SMLink and SMBus interface.
9.6.1.

SMBus Architecture and Design Considerations

9.6.1.1.

SMBus Design Considerations

There is not a single SMBus design solution that will work for all platforms. One must consider the total
bus capacitance and device capabilities when designing SMBus segments. Routing SMBus to the PCI
slots makes the design process even more challenging since they add so much capacitance to the bus.
This extra capacitance has a large affect on the bus time constant which in turn affects the bus rise and
fall times.
Primary considerations in the design process are:
1. Device class (High/Low power). Most designs use primarily high power devices.
2. Are there devices that must run in S3?
3. Amount of V
®
Intel
855PM Chipset Platform Design Guide
SMBus
SMBCLK
SMBDATA
SMLink
Wire OR
(optional)
®
82801DBM I/O Controller Hub 4 Mobile (ICH4-M)
_
current available, i.e. minimizing load of V
CC
SUSPEND
SPD Data
Temperature on
Thermal Sensor
SMLink0
SMLink1
Motherboard
LAN
Controller
I/O Subsystem
Network
Interface Card
on PCI Bus
Microcontroller
SMbus-SMlink_IF
_
CC
SUSPEND.
201

Advertisement

Table of Contents
loading

Table of Contents