RM0432
A valid edge is defined as the first transition in a bit time from dominant to recessive bus
level provided the controller itself does not send a recessive bit.
If a valid edge is detected in BS1 instead of SYNC_SEG, BS1 is extended by up to SJW so
that the sample point is delayed.
Conversely, if a valid edge is detected in BS2 instead of SYNC_SEG, BS2 is shortened by
up to SJW so that the transmit point is moved earlier.
As a safeguard against programming errors, the configuration of the Bit Timing Register
(CAN_BTR) is only possible while the device is in Standby mode.
Note:
For a detailed description of the CAN bit timing and resynchronization mechanism, refer to
the ISO 11898 standard.
SYNC_SEG
Baud Rate
NominalBitTime
with:
BRP[9:0], TS1[3:0] and TS2[2:0] are defined in the CAN_BTR Register.
BIT SEGMENT 1 (BS1)
1 x t
q
1
=
------------------ ----------------- ---------- -
NominalBitTime
=
t
1
X
q
t
= t
x (TS1[3:0] + 1),
BS1
q
t
= t
x (TS2[2:0] + 1),
BS2
q
t
= (BRP[9:0] + 1) x t
q
PCLK
where t
refers to the Time quantum
q
t
= time period of the APB clock,
PCLK
Figure 613. Bit timing
NOMINAL BIT TIME
t
BS1
SAMPLE POINT
+
t
+
t
BS 1
BS 2
RM0432 Rev 6
Controller area network (bxCAN)
BIT SEGMENT 2 (BS2)
t
BS2
TRANSMIT POINT
MS31001V2
2059/2301
2086
Need help?
Do you have a question about the STM32L4+ Series and is the answer not in the manual?