Fujitsu MB91460 SERIES FR60 User Manual page 599

32-bit microcontroller
Table of Contents

Advertisement

MCLK
A
D
SRAS,SCAS,
SWE
Set the W07 and W06 bits in the area wait register (AWR) to the read - to - write idle cycle according to the
SDRAM/FCRAM standards.
■ Single Read Operation Timing
Figure 9-3
shows the operation timings assuming that page misses, CAS latency 3, and no auto - precharge are
set.
MCLK
A
D
SRAS,SCAS,
SWE
When a page miss occurs, a read operation is performed after the PRE charge and ACTV commands are
issued.
Set the W01 and W00 bits in the area wait register (AWR) to the RAS precharge cycle (tRP) according to the
SDRAM/FCRAM standards.
Set the W14 to W12 bits in the area wait register (AWR) to the RAS - to - CAS delay (tRCD) according to the
SDRAM/FCRAM standards.
■ Single Read/Write Operation Timing
Figure 9-4
shows the operation timings assuming that CAS latency 1, TYP = 1001
Figure 9-2 Single Read/Write Timing Chart
#1
#1
READ
Read
Cas Latency
Idle cycle
Read cycle
Figure 9-3 Single Read Timing Chart
BA
Row
PRE
ACT
RAS precharge cycle
(tRP)
#1
#1
WRIT
Write
Write cycle
#1
READ
RAS → CAS delay
Cas Latency
(tRCD)
Chapter 31 External Bus
9.SDRAM/FCRAM Interface Operation
#1
, and auto - precharge are set.
B
583

Advertisement

Table of Contents
loading

This manual is also suitable for:

Fr60Mb91460 series

Table of Contents