Fujitsu MB91460 SERIES FR60 User Manual page 584

32-bit microcontroller
Table of Contents

Advertisement

Chapter 31 External Bus
5.Operation of the Ordinary bus interface
Setting 1 for the TYP0 bit of the ACR register and enabling the external RDY input pin enables external wait
cycles to be inserted.
In Figure 4.5 - 6, the oblique - lined portion of the RDY pin is invalid because the wait based on the automatic wait
cycle remains in effect.
The value at the RDY input pin is evaluated from the last automatic wait cycle on.
Once a wait cycle is completed, the value at the PDY input pin remains invalid until the next access cycle is
started.
5.7 Synchronous Write Enable Output
This section shows the operation timing for synchronous write enable output.
■ Operation Timing for Synchronous Write Enable Output
Figure 5-7
"Timing Chart for Synchronous Write Enable Output" shows the operation timing for (TYP3-0=0000
AWR=0000
).
H
568
Figure 5-6 Timing Chart for the External Wait Cycle
Basic cycle
MCLK
A[31:0]
AS
CSn
RD
D[31:0]
WRn
D[31:0]
RDY
2 auto-wait cycles Wait cycle by RDY
Release
Wait
,
B

Advertisement

Table of Contents
loading

This manual is also suitable for:

Fr60Mb91460 series

Table of Contents