Sdram Word Order For Instruction-Cache Line-Fill - NEC uPD98502 User Manual

Network controller
Table of Contents

Advertisement

3.4.1.4 SDRAM word ordering
Following table indicates the word-address order for a 4-word instruction-cache line fill from SDRAM. This order is
determined by the SDRAM chips' burst type, which is programmed during the memory initialization procedure. The
memory controller programs the burst type and word order the same for all SDRAM chips connected to it (in the
system memory ranges). The term "sequential" in this table refers to the SDRAM burst type. Burst length depends
only on the access type performed by the CPU.
Table 3-10. SDRAM Word Order for Instruction-Cache Line-Fill
Start Column Address A1.A0
00
01
10
11
Remark The memory controller does not support the interleaved burst type
3.4.1.5 SDRAM signal connections
Following figure indicates an example of SDRAM signal connections. SMA [11] is the bank select signal. In
command cycle, SMA [11] low selects bank A and SMA [11] high selects bank B. Both banks share the same SDCSB,
SDRASB, SDCASB, and SDWEB signals.
The two banks of system memory behave as two halves of the address range, with the highest unmasked address
bit controlling bank selection.
CHAPTER 3 SYSTEM CONTROLLER
0-1-2-3
1-2-3-0
2-3-0-1
3-0-1-2
for SDRAMs. It assumes that all SDRAMs are initialized to the
sequential burst type, using a burst length of 4 words.
Preliminary User's Manual S15543EJ1V0UM
SDRAM-Chip Burst Type
Sequential
Interleaved
Not supported
Not supported
Not supported
Not supported
217

Advertisement

Table of Contents
loading

Table of Contents