NEC uPD98502 User Manual page 454

Network controller
Table of Contents

Advertisement

BGTZ
31
26 25
BGTZ
0 0 0 1 1 1
6
Format:
BGTZ rs, offset
Description:
A branch target address is computed from the sum of the address of the instruction in the delay slot and the 16-bit
offset , shifted left two bits and sign-extended. If the contents of general register rs are zero or greater when
compared to zero, then the program branches to the target address, with a delay of one instruction.
Operation:
target ← (offset
32
T:
condition ← (GPR [rs]
T+1: if condition then
PC ← PC + target
endif
target ← (offset
64
T:
condition ← (GPR [rs]
T+1: if condition then
PC ← PC + target
endif
Exceptions:
None
454
APPENDIX A MIPS III INSTRUCTION SET DETAILS
Branch On Greater Than Zero
21 20
16 15
0
rs
0 0 0 0 0
5
5
14
2
)
|| offset || 0
15
= 0) and (GPR [rs] ≠ 0
31
46
2
)
|| offset || 0
15
= 0) and (GPR [rs] ≠ 0
63
Preliminary User's Manual S15543EJ1V0UM
offset
16
32
)
64
)
BGTZ
0

Advertisement

Table of Contents
loading

Table of Contents