Uartlcr (Uart Line Control Register) - NEC uPD98502 User Manual

Network controller
Table of Contents

Advertisement

8.3.9 UARTLCR (UART Line Control Register)

This register is used to specify the format for asynchronous communication and exchange and to set the divisor
latch access bit. Bit 6 is used to send the break status to the receive side's UART. When bit 6 = 1, the serial output
(URSDO) is forcibly set to the spacing (0) state. The setting of bit 5 becomes valid according to settings in bits 4 and
3.
Bits
Field
31:8
Reserved
7
DLAB
6
USB
5
USP
4
EPS
3
PEN
2
STB
1:0
WLS
420
CHAPTER 8 UART
R/W
Default
R/W
0
Hardwired to 0.
R/W
0
Divisor Latch access bit.
1 = access baud-rate divisor at offset 84H
0 = access URSDO/URSDI and IE at offset 84H
When this bit is set, UART accesses the UART Divisor Latch LSB Register
(UARTDLM) at offset 84H. When cleared, the UART accesses the Receiver
Data Buffer Register (UARTRBR) on reads at offset 80H, the UARTTHR on
writes at offset 80H, and UARTIER on any accesses at offset 84H.
R/W
0
Send Break
1 = force URSDO signal output Low
0 = normal operation
R/W
0
Stick parity.
1 = force URSDO signal output Low
0 = normal operation
R/W
0
Parity select.
1 = even parity
0 = odd parity
R/W
0
Parity enable.
1 = generate parity on writes, check it on reads.
0 = no parity generation or checking.
For the UART, even or odd parity can be generated or checked, as specified
in Bit 4 (EPS).
R/W
0
Number of stop bits.
1 = 2 bits, except 1.5 stop bits for 5bits / words (WLS = 00)
0 = 1 bit
R/W
00
Word length select.
11 = 8 bits
10 = 7 bits
01 = 6 bits
00 = 5 bits
Preliminary User's Manual S15543EJ1V0UM
Description

Advertisement

Table of Contents
loading

Table of Contents