Renesas M16C FAMILY series Hardware Manual page 212

16-bit single-chip microcomputer
Hide thumbs Also See for M16C FAMILY series:
Table of Contents

Advertisement

M
1
6
C
2 /
8
G
o r
u
p
(
M
1
6
C
SDA2
Noise
Filter
SCL2
Noise
Filter
This diagram applies to the case where the SMD2 to SMD0 bits in the UiMR register is set to "010
register is set to "1".
IICM
IICM2, SWC, ALS, SWC2, SDHI : Bits in the UiSMR2 register
STSPSEL, ACKD, ACKC
NOTES:
1. If the IICM bit is set to "1", the pin can be read even when the PD7_1 bit is set to "1" (output mode).
2
Figure 14.22 I
C bus Mode Block Diagram
R
e
. v
2
0 .
0
J
a
. n
3
, 1
2
0
0
7
R
E
J
0
9
B
0
0
4
7
0 -
2
0
0
2 /
, 8
M
1
6
C
2 /
8
) B
STSPSEL=1
Delay
circuit
STSPSEL=0
ACKC=1
ACKC=0
SDHI
ACKD bit
D
Arbitration
Q
T
Start condition
detection
Stop condition
detection
Falling edge
detection
Port register
IICM=0
R
(1)
I/O port
Q
Internal clock
STSPSEL=0
UART2
IICM=1
External
STSPSEL=1
clock
: Bits in the UiSMR register
: Bits in the UiSMR4 register
page 192
f o
3
8
5
Start and stop condition generation block
SDA
STSP
SCL
STSP
Transmission
register
UART2
ALS
Reception register
UART2
S
Bus
Q
busy
R
D
Q
T
D
Q
T
9th bit
SWC2
CLK
control
UART2
9th bit falling edge
R
S
SWC
DMA0, DMA1 request
(UART1: DMA0 only)
IICM2=1
UART2 transmit,
NACK interrupt
request
IICM=1 and
IICM2=0
DMA0
(UART0, UART2)
IICM2=1
UART2 receive,
ACK interrupt request,
DMA1 request
IICM=1 and
IICM2=0
NACK
ACK
Start/stop condition
detection interrupt
request
" and the IICM bit in the UiSMR
2
14. Serial I/O

Advertisement

Table of Contents
loading

This manual is also suitable for:

Tiny seriesM16c series

Table of Contents