General-purpose timers (TIM2 to TIM5)
Figure 131. Counter timing diagram, Update event with ARPE=1 (counter underflow)
Figure 132. Counter timing diagram, Update event with ARPE=1 (counter overflow)
388/1381
CK_INT
CNT_EN
Timerclock = CK_CNT
Counter register
Counter underflow
Update event (UEV)
Update interrupt flag (UIF)
Auto-reload preload register
Write a new value in TIMx_ARR
Auto-reload active register
CK_INT
CNT_EN
Timer clock = CK_CNT
Counter register
Counter overflow
Update event (UEV)
Update interrupt flag (UIF)
Auto-reload preload register
Write a new value in TIMx_ARR
Auto-reload active register
06
05 04 03 02
FD
FD
F7
F8 F9 FA FB FC
FD
FD
RM0033 Rev 9
01
00
01
02 03 04 05 06 07
36
36
36
35
34 33 32 31 30 2F
36
36
RM0033
MS37360V1
MS37361V1
Need help?
Do you have a question about the STM32F207 Series and is the answer not in the manual?
Questions and answers