ST STM32F207 Series Reference Manual page 819

Advanced arm-based 32-bit mcus
Hide thumbs Also See for STM32F207 Series:
Table of Contents

Advertisement

RM0033
Bits 1:0 FMP0[1:0]
CAN receive FIFO 1 register (CAN_RF1R)
Address offset: 0x10
Reset value: 0x0000 0000
31
30
29
15
14
13
Bits 31:6 Reserved, must be kept at reset value.
Bit 5 RFOM1
Bit 4 FOVR1
Bit 3 FULL1
Bit 2 Reserved, must be kept at reset value.
Bits 1:0 FMP1[1:0]
CAN interrupt enable register (CAN_IER)
Address offset: 0x14
Reset value: 0x0000 0000
31
30
29
15
14
13
ERRIE
Reserved
rw
:
FIFO 0 message pending
These bits indicate how many messages are pending in the receive FIFO.
FMP is increased each time the hardware stores a new message in to the FIFO. FMP is
decreased each time the software releases the output mailbox by setting the RFOM0 bit.
28
27
26
25
12
11
10
9
Reserved
:
Release FIFO 1 output mailbox
Set by software to release the output mailbox of the FIFO. The output mailbox can only be
released when at least one message is pending in the FIFO. Setting this bit when the FIFO
is empty has no effect. If at least two messages are pending in the FIFO, the software has to
release the output mailbox to access the next message.
Cleared by hardware when the output mailbox has been released.
:
FIFO 1 overrun
This bit is set by hardware when a new message has been received and passed the filter
while the FIFO was full.
This bit is cleared by software.
:
FIFO 1 full
Set by hardware when three messages are stored in the FIFO.
This bit is cleared by software.
:
FIFO 1 message pending
These bits indicate how many messages are pending in the receive FIFO1.
FMP1 is increased each time the hardware stores a new message in to the FIFO1. FMP is
decreased each time the software releases the output mailbox by setting the RFOM1 bit.
28
27
26
25
Reserved
12
11
10
9
LEC
BOF
EPV
IE
IE
IE
rw
rw
rw
24
23
22
Reserved
8
7
6
RFOM1 FOVR1 FULL1
24
23
22
8
7
6
EWG
FOV
IE
IE1
Res.
rw
rw
RM0033 Rev 9
Controller area network (bxCAN)
21
20
19
18
5
4
3
2
Res.
rs
rc_w1
rc_w1
21
20
19
18
5
4
3
2
FF
FMP
FOV
FF
IE1
IE1
IE0
IE0
rw
rw
rw
rw
17
16
1
0
FMP1[1:0]
r
r
17
16
SLKIE
WKUIE
rw
rw
1
0
FMP
TME
IE0
IE
rw
rw
819/1381
837

Advertisement

Table of Contents
loading
Need help?

Need help?

Do you have a question about the STM32F207 Series and is the answer not in the manual?

Questions and answers

Table of Contents