Figure 81. Counter Timing Diagram, Internal Clock Divided By 4, Timx_Arr=0X36; Figure 82. Counter Timing Diagram, Internal Clock Divided By N - ST STM32F207 Series Reference Manual

Advanced arm-based 32-bit mcus
Hide thumbs Also See for STM32F207 Series:
Table of Contents

Advertisement

Advanced-control timers (TIM1 and TIM8)

Figure 81. Counter timing diagram, internal clock divided by 4, TIMx_ARR=0x36

Timerclock = CK_CNT
Update event (UEV)
Update interrupt flag (UIF)
1.
Center-aligned mode 2 or 3 is used with an UIF on overflow.
316/1381
CK_PSC
CNT_EN
Counter register
Counter overflow

Figure 82. Counter timing diagram, internal clock divided by N

CK_PSC
Timerclock = CK_CNT
Counter register
Counter underflow
Update event (UEV)
Update interrupt flag (UIF)
0034
0035
20
1F
RM0033 Rev 9
0036
01
00
RM0033
0035
MS31191V2
MS31192V2

Advertisement

Table of Contents
loading
Need help?

Need help?

Do you have a question about the STM32F207 Series and is the answer not in the manual?

Subscribe to Our Youtube Channel

Table of Contents