Fsi Command Host Base Address Registers H And L; (Cmdhbarh And Cmdhbarl) - Renesas H8S/2100 Series Hardware Manual

16-bit single-chip microcomputer
Hide thumbs Also See for H8S/2100 Series:
Table of Contents

Advertisement

Bit
Bit Name
7 to 2 
1
FSIMS1
0
FSIMS0
21.3.12 FSI Command Host Base Address Registers H and L (CMDHBARH and
CMDHBARL)
CMDHBARH and CMDHBARL set the upper 16 bits of the host start address which is necessary
to set a command address. The lower 16 bits of the host start address range from H'F000 to
H'F00F. If a host address to be input to CMDHBARH and CMDHBARL is out of the determined
range, Sync will not be returned. If FW memory cycle is used, bit 31 to bit 28 in CMDHBARH is
set as IDSEL. During FSI operation (in the state where FSIE or FSILIE is set), do not change the
setting in this register.
• CMDHBARH
Bit
Bit Name
7 to 0 bit 31 to
bit 24
• CMDHBARL
Bit
Bit Name
7 to 0 bit 23 to
bit 16
R/W
Initial
Value
EC
Host Description
All 0
R/W
0
R/W
0
R/W
R/W
Initial
Value
EC
Host Description
All 0
R/W
R/W
Initial
Value
EC
Host Description
All 0
R/W
Reserved
The initial value should not be changed.
These bits specify the SPI flash memory size.
00: 1 MB
01: 2 MB
10: 4 MB
11: 8 MB
These bits specify bits [31:24] of the host start
address.
These bits specify bits [23:16] of the host start
address.
Rev. 1.00 Apr. 28, 2008 Page 695 of 994
Section 21 FSI Interface
REJ09B0452-0100

Advertisement

Table of Contents
loading

This manual is also suitable for:

H8s/2117r seriesR4f2117r

Table of Contents