Calendar Macro Registers - Fujitsu MB91150 Series Hardware Manual

32-bit microcontroller
Table of Contents

Advertisement

20.2 Calendar Macro Registers

The calendar macro registers include the following nine:
• Calendar block read/write control register (CAC)
• Second data register) (CA1)
• Minute data register) (CA2)
• Hour data register) (CA3)
• Day data register (CA4)
• Day-of-the-week data register (CA5)
• Month data register (CA6)
• Year data register (CA7)
• Calendar test register (CAS)
I Calendar block read/write control register (CAC)
The Calendar block read/write control register (CAC) has the following bit configuration:
7 bit
CAC
RST
[bit 7] RST
This bit initializes the calendar control circuit.
The calendar control circuit is initialized by writing 1.
CA1-7 and the counter are not initialized.
[bit 6 to 2] Reserved
This bit is a reserved bit that must be set to 0.
[bit1, 0] MD1 and MD0 mode setting bits
MD1
0
0
1
1
6 bit
5 bit
4 bit
-
-
-
MD0
0
Normal counter operation
1
Read mode
0
Write mode
1
Prohibited
CHAPTER 20 CALENDAR MACROS
3 bit
2 bit
1 bit
-
-
MD1
Mode
Initial value
0 bit
MD0
00000000
[R/W]
B
407

Advertisement

Table of Contents
loading

Table of Contents