Combinatorial Output - O; Bitslip Operation - Bitslip; Clock Enable Inputs - Ce1 And Ce2 - Xilinx SelectIO 7 Series User Manual

Fpgas
Table of Contents

Advertisement

X-Ref Target - Figure 3-3
Combinatorial Output – O
The combinatorial output port (O) is an unregistered output of the ISERDESE2 module.
This output can come directly from the data input (D), or from the data input (DDLY) via
the IDELAYE2.

Bitslip Operation - BITSLIP

The BITSLIP pin performs a Bitslip operation synchronous to CLKDIV when asserted
(active High). Subsequently, the data seen on the Q1 to Q8 output ports will shift, as in a
barrel-shifter operation, one position every time Bitslip is invoked (DDR operation is
different from SDR). See

Clock Enable Inputs - CE1 and CE2

Each ISERDESE2 block contains an input clock enable module
7 Series FPGAs SelectIO Resources User Guide
UG471 (v1.10) May 8, 2018
OSERDESE2
Data Bits
D1
Q
A
D2
B
D3
C
D4
D
D5
E
D6
F
D7
G
D8
H
CLKDIV_TX
Figure 3-3: Bit Ordering on Q1–Q8 Outputs of ISERDESE2 Ports
BITSLIP Submodule
www.xilinx.com
Input Serial-to-Parallel Logic Resources (ISERDESE2)
H
G
F
E
D
C
B
CLK_TX
CLK_RX
for more details.
ISERDESE2
A
D
Q1
H
Q2
G
Q3
F
Q4
E
Q5
D
Q6
C
Q7
B
Q8
A
CLKDIV_RX
UG471_c3_03_120910
(Figure
3-4).
Send Feedback
147

Advertisement

Table of Contents
loading

Table of Contents