Xilinx SelectIO 7 Series User Manual page 69

Fpgas
Table of Contents

Advertisement

Figure 1-52
HSTL class-II (1.5V or 1.8V) with unidirectional DCI termination. In a specific circuit, all
drivers and receivers must be at the same voltage level (either 1.5V or 1.8V); they are not
interchangeable. Only HP I/O banks support the DCI standards. The internal
split-termination resistors are always present, independent of whether the drivers are
3-stated.
X-Ref Target - Figure 1-52
DCI
V
=
CCO
1.5V for DIFF_HSTL_II_DCI
1.8V for DIFF_HSTL_II_DCI_18
DIFF_HSTL_II_DCI
DIFF_HSTL_II_DCI_18
R
VRN
R
VRP
V
=
CCO
1.5V for DIFF_HSTL_II_DCI
1.8V for DIFF_HSTL_II_DCI_18
DIFF_HSTL_II_DCI
DIFF_HSTL_II_DCI_18
R
VRN
R
VRP
Figure 1-52: Differential HSTL Class II (1.5V or 1.8V) DCI Unidirectional Termination
7 Series FPGAs SelectIO Resources User Guide
UG471 (v1.10) May 8, 2018
shows a sample circuit illustrating a termination technique for differential
IOB
= 2Z 0 = 100Ω
= 2Z 0 = 100Ω
= 2Z 0 = 100Ω
= 2Z 0 = 100Ω
www.xilinx.com
Supported I/O Standards and Terminations
IOB
V
=
CCO
1.5V for DIFF_HSTL_II_DCI
1.8V for DIFF_HSTL_II_DCI_18
R
= 2Z 0 = 100Ω
VRN
Z 0
R
= 2Z 0 = 100Ω
VRP
V
=
CCO
1.5V for DIFF_HSTL_II_DCI
1.8V for DIFF_HSTL_II_DCI_18
R
= 2Z 0 = 100Ω
VRN
Z 0
R
= 2Z 0 = 100Ω
VRP
DIFF_HSTL_II_DCI
DIFF_HSTL_II_DCI_18
+
ug471_c1_42_121214
69
Send Feedback

Advertisement

Table of Contents
loading

Table of Contents