Diff_Hstl_Ii_Dci And Diff_Hstl_Ii_Dci_18; Diff_Hstl_Ii_T_Dci And Diff_Hstl_Ii_T_Dci_18; Hstl Class I (1.2V, 1.5V, Or 1.8V) - Xilinx SelectIO 7 Series User Manual

Fpgas
Table of Contents

Advertisement

Chapter 1:
SelectIO Resources
Differential HSTL can also be used for differential clock and DQS signals in memory
interface designs.

DIFF_HSTL_II_DCI and DIFF_HSTL_II_DCI_18

Table 1-28: Available I/O Bank Type
Differential HSTL class-II pairs complementary single-ended HSTL_II type drivers with a
differential receiver, including on-chip split-thevenin termination. Differential HSTL
class-II is intended to be used in bidirectional links. Differential HSTL can also be used for
differential clock and DQS signals in memory interface designs.

DIFF_HSTL_II_T_DCI and DIFF_HSTL_II_T_DCI_18

Table 1-29: Available I/O Bank Type
These standards are almost the same as the DIFF_HSTL_II_DCI and
DIFF_HSTL_II_DCI_18 standards except that the termination is only present when the
driver is 3-stated.

HSTL Class I (1.2V, 1.5V, or 1.8V)

Figure 1-46
the 1.2V, 1.5V, or 1.8V versions. In a specific circuit, all drivers and receivers must be at the
same voltage level (either 1.2V, 1.5V or 1.8V); they are not interchangeable. Only HP I/O
banks support the DCI standards.
62
Send Feedback
HR
HP
N/A
Available
HR
HP
N/A
Available
shows a sample circuit illustrating a termination technique for HSTL class-I for
www.xilinx.com
7 Series FPGAs SelectIO Resources User Guide
UG471 (v1.10) May 8, 2018

Advertisement

Table of Contents
loading
Need help?

Need help?

Do you have a question about the SelectIO 7 Series and is the answer not in the manual?

Table of Contents

Save PDF