RM0033
MDC
MDIO
SMI clock selection
The MAC initiates the Management Write/Read operation. The SMI clock is a divided clock
whose source is the application clock (AHB clock). The divide factor depends on the clock
range setting in the MII Address register.
Table 140
100, 101, 110, 111
28.4.2
Media-independent interface: MII
The media-independent interface (MII) defines the interconnection between the MAC
sublayer and the PHY for data transfer at 10 Mbit/s and 100 Mbit/s.
Ethernet (ETH): media access control (MAC) with DMA controller
Figure 316. MDIO timing and frame structure - Read cycle
32 1's
0 1 1
0
A4 A3 A2 A1 A0 R4 R3
Start
OP
Preamble
of
code
frame
Data to PHY
shows how to set the clock ranges.
Selection
000
001
010
011
R2 R1 R0
Register address Turn
PHY address
Table 140. Clock range
HCLK clock
60-100 MHz
100-120 MHz
20-35 MHz
35-60 MHz
Reserved
RM0033 Rev 8
D15 D14
D1 D0
data
around
Data from PHY
MDC clock
AHB clock / 42
AHB clock / 62
AHB clock / 16
AHB clock / 26
-
ai15627
845/1378
957
Need help?
Do you have a question about the STM32F205 series and is the answer not in the manual?
Questions and answers