RM0033
1. x = 5 in peripheral mode and x = 11 in host mode.
Global CSR map
These registers are available in both host and peripheral modes.
Table 161. Core global control and status registers (CSRs)
Acronym
OTG_HS_GOTGCTL
OTG_HS_GOTGINT
OTG_HS_GAHBCFG
OTG_HS_GUSBCFG
OTG_HS_GRSTCTL
OTG_HS_GINTSTS
OTG_HS_GINTMSK
Figure 378. CSR memory map
0000h
0400h
0800h
Device mode CSRs (1.5 Kbyte)
0E00h
Power and clock gating CSRs (0.5 Kbyte)
1000h
Device EP 0/Host channel 0 FIFO (4 Kbyte)
2000h
Device EP1/Host channel 1 FIFO (4 Kbyte)
3000h
Device EP (x – 1)
Device EP x
2 0000h
Direct access to data FIFO RAM
for debugging (128 Kbyte)
3 FFFFh
Address
offset
0x000
OTG_HS control and status register (OTG_HS_GOTGCTL) on page 1124
0x004
OTG_HS interrupt register (OTG_HS_GOTGINT) on page 1125
0x008
OTG_HS AHB configuration register (OTG_HS_GAHBCFG) on page 1127
0x00C
OTG_HS USB configuration register (OTG_HS_GUSBCFG) on page 1128
0x010
OTG_HS reset register (OTG_HS_GRSTCTL) on page 1131
0x014
OTG_HS core interrupt register (OTG_HS_GINTSTS) on page 1134
0x018
OTG_HS interrupt mask register (OTG_HS_GINTMSK) on page 1138
USB on-the-go high-speed (OTG_HS)
Core global CSRs (1 Kbyte)
Host mode CSRs (1 Kbyte)
(1)
(1)
/Host channel (x – 1)
(1)
(1)
/Host channel x
FIFO (4 Kbyte)
Reserved
Register name
RM0033 Rev 8
DFIFO
push/pop
to this region
FIFO (4 Kbyte)
DFIFO
debug read/
write to this
region
ai15615b
1119/1378
1258
Need help?
Do you have a question about the STM32F205 series and is the answer not in the manual?
Questions and answers