Hitachi H8/3062 Hardware Manual page 901

Single-chip microcomputer h8/3062 series; h8/3062b series; h8/3062f-ztat series; h8/3064f-ztat series
Hide thumbs Also See for H8/3062:
Table of Contents

Advertisement

TISRA—Timer Interrupt Status Register A
Bit:
Initial value:
Read/Write:
Input capture/compare match flag A2
0
1
Input capture/compare match interrupt enable A0
0
IMIA0 interrupt requested by IMFA0 flag is disabled
1
IMIA0 interrupt requested by IMFA0 is enabled
Input capture/compare match interrupt enable A1
0
IMIA1 interrupt requested by IMFA1 flag is disabled
1
IMIA1 interrupt requested by IMFA1 is enabled
Input capture/compare match interrupt enable A2
0
IMIA2 interrupt requested by IMFA2 flag is disabled
1
IMIA2 interrupt requested by IMFA2 is enabled
Note: * Only 0 can be written to clear the flag.
7
6
5
IMIEA2
IMIEA1
1
0
0
R/W
R/W
Input capture/compare match flag A0
[Clearing conditions]
0
Read IMFA0 when IMFA0=1, then write 0 in IMFA0
[Setting conditions]
• 16TCNT0=GRA0 when GRA0 functions as an output compare register.
1
• 16TCNT0 value is transferred to GRA0 by an input capture signal when
GRA0 functions as an input capture register.
Input capture/compare match flag A1
[Clearing conditions]
0
Read IMFA1 when IMFA1=1, then write 0 in IMFA1
[Setting conditions]
• 16TCNT1=GRA1 when GRA1 functions as an output compare register.
1
• 16TCNT1 value is transferred to GRA1 by an input capture signal when
GRA1 functions as an input capture register.
[Clearing conditions]
Read IMFA2 when IMFA2=1, then write 0 in IMFA2
[Setting conditions]
• 16TCNT2=GRA2 when GRA2 functions as an output compare register.
• 16TCNT2 value is transferred to GRA2 by an input capture signal when
GRA2 functions as an input capture register.
H'FFF64
4
3
2
1
IMIEA0
IMFA2
IMFA1
0
1
0
0
R/(W) *
R/(W) *
R/W
(Initial value)
(Initial value)
(Initial value)
16-bit timer (all channels)
0
IMFA0
0
R/(W) *
(Initial value)
(Initial value)
(Initial value)
853

Advertisement

Table of Contents
loading

Table of Contents