Hitachi H8/3062 Hardware Manual page 856

Single-chip microcomputer
Hide thumbs Also See for H8/3062:
Table of Contents

Advertisement

8TCR0—Timer Control Register 0
8TCR1—Timer Control Register 1
Bit
CMIEB
Initial value
Read/Write
R/W
Compare match interrupt enable B
0
1
7
6
5
CMIEA
OVIE
0
0
0
R/W
R/W
Counter clear 1 and 0
Timer overflow interrupt enable
0
OVI interrupt requested by OVF is disabled
1
OVI interrupt requested by OVF is enabled
Compare match interrupt enable A
0
CMIA interrupt requested by CMFA is disabled
1
CMIA interrupt requested by CMFA is enabled
CMIB interrupt requested by CMFB is disabled
CMIB interrupt requested by CMFB is enabled
H'FFF80
H'FFF81
4
3
2
CCLR1
CCLR0
CKS2
0
0
0
R/W
R/W
R/W
Clock select 2 to 0
0
0
1
0
0
1
1
0
0
1
1
0
1
1
Notes: * If the clock input of channel 0 is the 8TCNT1
overflow signal and that of channel 1 is the
8TCNT0 compare match signal, no
incrementing clock is generated. Do not use
this setting.
0
Clearing is disabled
0
1
Cleared by compare match A
0
Cleared by compare match B/input capture B
1
1
Cleared by input capture B
8-bit timer channel 0
8-bit timer channel 1
1
0
CKS1
CKS0
0
0
R/W
R/W
Clock input is disabled
Internal clock: counted on rising
edge of φ/8
Internal clock: counted on rising
edge of φ/64
Internal clock: counted on rising
edge of φ/8192
Channel 0:
Count on 8TCNT1 overflow signal*
Channel 1:
Count on 8TCNT0 compare match
A*
External clock: counted on falling edge
External clock: counted on rising edge
External clock: counted on both
rising and falling edges
841

Advertisement

Table of Contents
loading

Table of Contents