Rate Change Use Mode For Pci Express 2.0 Operation - Xilinx Virtex-6 FPGA User Manual

Gtx transceivers
Hide thumbs Also See for Virtex-6 FPGA:
Table of Contents

Advertisement

and/or temperature variations from the global clock trees is necessary, TXOUTCLK must
be used as the user clock source. See
Figure
frequency from the BUFGMUX (125 MHz or 250 MHz) for a rate change. PCLK is the PIPE
clock for the FPGA user logic and is the parallel interface clock used to synchronize data
transfers across the parallel interface.
X-Ref Target - Figure 3-29
Note:
floating, and the input port CEB is set to logic 0.
For details about placement constraints and restrictions on clocking resources (MMCM,
BUFGCTRL, IBUFDS_GTXE1, BUFG, etc.), refer to the Virtex-6 FPGA Clocking Resources
User Guide.

Rate Change Use Mode for PCI Express 2.0 Operation

In PCI Express mode, TXRATE[1] must be tied to 1, and TXRATE[0] is used for line rate
change. RXRATE[1:0] must be tied to TXRATE[1:0]. The TXPLL_DIVSEL_OUT attribute
must be set to 2.
To perform a PCI Express line rate change, TXPOWERDOWN must be in the P0 power
state, and TXELECIDLE must be asserted. A change in TXRATE[0] initiates a PCI Express
line rate change. If an MMCM is used to generate the 125 MHz and 250 MHz user clocks,
a BUFGMUX is recommended to be used. The TXRATEDONE single cycle pulse can be
used as an timing indicator to change the clock frequency from BUFGMUX. The
PHYSTATUS single cycle pulse indicates that the PCI Express line rate change is
completed.
www.BDTIC.com/XILINX
Virtex-6 FPGA GTX Transceivers User Guide
UG366 (v2.5) January 17, 2011
3-29, TXRATE_SEL is an FPGA user logic control signal that selects a new PCLK
MGTREFCLKTX
MGTREFCLKRX
GTX
Transceiver
TXUSRCLK
TXUSRCLK2
RXUSRCLK
RXUSRCLK2
Figure 3-29: PCI Express Clocking
The IBUFDS_GTXE1 diagram in
www.xilinx.com
TX Fabric Clock Output Control
TX Buffer Bypass, page 155
IBUFDS_GTXE1
MMCM
BUFGMUX
PCLK
Figure 3-29
is a simplification. The output port ODIV2 is left
for more details. In
REF_CLKP
REF_CLKN
BUFG
FPGA
User Logic
UG366_c3_31_122209
171

Advertisement

Table of Contents
loading

Table of Contents