ARM ARM926EJ-S Technical Reference Manual page 8

Table of Contents

Advertisement

viii
TCM Region Register c9 ........................................................................................ 2-30
TCM Size field encoding ......................................................................................... 2-30
Programming the TLB Lockdown Register ............................................................. 2-32
FCSE PID Register operations ............................................................................... 2-34
Context ID register operations ................................................................................ 2-35
MMU program-accessible CP15 registers ................................................................ 3-4
First-level descriptor bits ........................................................................................... 3-9
Interpreting first-level descriptor bits [1:0] ............................................................... 3-10
Section descriptor bits ............................................................................................ 3-11
Coarse page table descriptor bits ........................................................................... 3-12
Fine page table descriptor bits ................................................................................ 3-13
Second-level descriptor bits .................................................................................... 3-15
Interpreting page table entry bits [1:0] .................................................................... 3-16
Priority encoding of fault status ............................................................................... 3-22
FAR values for multi-word transfers ....................................................................... 3-23
Domain access control register, access control bits ............................................... 3-24
Interpreting access permission (AP) bits ................................................................ 3-24
CP15 c1 I and M bit settings for the ICache ............................................................. 4-5
Page table C bit settings for the ICache ................................................................... 4-5
CP15 c1 C and M bit settings for the DCache .......................................................... 4-6
Page table C and B bit settings for the DCache ....................................................... 4-6
Instruction access priorities to the TCM and cache .................................................. 4-8
Data access priorities to the TCM and cache ........................................................... 4-8
Values of S and NSETS ......................................................................................... 4-10
Relationship between DMDMAEN, DRDMACS, and DRIDLE ................................. 5-6
Supported HBURST encodings ................................................................................ 6-4
IHPROT[3:0] and DHPROT[3:0] attributes ............................................................... 6-5
Handshake signal encoding ...................................................................................... 8-5
CPBURST encoding ............................................................................................... 8-11
Scan chain 15 format .............................................................................................. 11-2
Scan chain 15 mapping to CP15 registers ............................................................. 11-4
Copyright © 2001-2003 ARM Limited. All rights reserved.
ARM DDI0198D

Hide quick links:

Advertisement

Table of Contents
loading

Table of Contents