Write Cycle Timings - Intel Embedded Intel486 Hardware Reference Manual

Embedded intel486 processor
Table of Contents

Advertisement

7.3.2

Write Cycle Timings

The I/O write cycle is similar to the I/O read cycle with the exception of W/R# being asserted
high when sampled rather than low from the Intel486 processor side. This is shown in
7-15
and 7-16.
CLK
ADS#
M/IO#
D/C#
A31–A2
W/R#
IOCYC
IOW#
CS#
DATA
RDY#
The timing of the remaining signals (the address and status signals) is similar to that of I/O read
cycle timings. The processor outputs data in T2. The I/O write signal (IOW#) may be asserted
one or two clocks after the chip select. The exact delay between the chip select and the IOW#
varies according to the write requirements of the I/O device. Data is written into the I/O device
on the rising edge of IOW#, and the processor stops driving data once RDY# data is sampled ac-
tive. The critical timings for the I/O write cycle are shown in
T2
T1
T2
TW
VD
TD
VD
Figure 7-15. I/O Write Cycle Timings
PERIPHERAL SUBSYSTEM
T2
T2
From CPU
Figure
7-16.
Figures
T1
TD
FD
7-31

Advertisement

Table of Contents
loading
Need help?

Need help?

Do you have a question about the Embedded Intel486 and is the answer not in the manual?

Table of Contents