Control Signal Routing Topology - Intel 855GME Design Manual

Chipset, ich embedded platform
Hide thumbs Also See for 855GME:
Table of Contents

Advertisement

®
Intel
855GME Chipset and Intel
External trace lengths shall be minimized. Intel suggests that the parallel termination be placed on
both sides of the board to simplify routing and minimize trace lengths. All internal and external
signals shall be ground reference to keep the path of return current continuous. Intel suggests that
all control signals be routed on the same internal layer.
Resistor packs are acceptable for the parallel (Rt) control termination resistors, but control signals
cannot be placed within the same R pack as the data or command signals. The table and diagrams
below depict the recommended topology and layout routing guidelines for the DDR-SDRAM
control signals.
5.4.5.1

Control Signal Routing Topology

Figure 69
Figure 69. Control Signal Routing Topology
M C H
M CH
P in
The control signals shall be routed using 2:1 trace spacing to trace width ratio for signals within the
DDR group, except clocks and strobes. Control signals shall be routed on inner layers with
minimized external trace lengths.
depicts the control signal routing topology.
P1
January 2007
®
6300ESB ICH Embedded Platform Design Guide
System Memory Design Guidelines (DDR-SDRAM)
L 2
L 1
D IM M 0,1 P A D
V tt
R t
w
139

Advertisement

Table of Contents
loading

This manual is also suitable for:

6300esb

Table of Contents