Hitachi SH7750 Programming Manual page 167

High-performance risc engine superh (sh) 32-bit risc mcu/mpu series
Hide thumbs Also See for SH7750:
Table of Contents

Advertisement

19. LDC.L to SR: 4 issue cycles
I
D
20. STC from DBR/GBR/Rp_BANK/SR/SSR/SPC/VBR: 2 issue cycles
D
I
21. STC.L from SGR: 3 issue cycles
D
I
22. STC.L from DBR/GBR/Rp_BANK/SR/SSR/SPC/VBR: 2 issue cycles
D
I
23. STC.L from SGR: 3 issue cycles
D
I
24. LDS to PR, JSR, BSRF: 2 issue cycles
I
D
25. LDS.L to PR: 2 issue cycles
I
D
26. STS from PR: 2 issue cycles
D
I
27. STS.L from PR: 2 issue cycles
D
I
28. MACH/L definition: 1 issue cycle
CLRMAC, LDS to MACH/L
D
I
29. LDS.L to MACH/L: 1 issue cycle
D
I
30. STS from MACH/L: 1 issue cycle
D
I
Figure 8.2 Instruction Execution Patterns (cont)
EX
MA
S
D
SX
D
SX
D
SX
S
NA
D
SX
NA
SX
S
NA
D
SX
NA
SX
D
SX
S
NA
D
SX
MA
SX
S
NA
D
SX
NA
D
SX
EX
NA
S
SX
D
SX
EX
MA
S
SX
D
SX
SX
S
NA
D
SX
NA
SX
S
NA
D
SX
MA
EX
S
NA
F1
F1
EX
S
MA
F1
F1
EX
S
NA
SX
S
S
NA
S
S
S
S
MA
S
S
F2
FS
F2
FS
Rev. 2.0, 03/99, page 153 of 396

Advertisement

Table of Contents
loading

Table of Contents