Hitachi H8S/2646 Hardware Manual page 165

Hitachi 16-bit single-chip microcomputer h8s/2646 series
Table of Contents

Advertisement

Bits 5 to 3—Break Address Mask Register A2 to A0 (BAMRA2–BAMRA0): These bits
specify which bits of the break address (BAA23–BAA0) set in BARA are to be masked.
Bit 5
Bit 4
BAMRA2 BAMRA1 BAMRA0 Description
0
0
1
1
0
1
Bits 2 and 1—Break Condition Select A (CSELA1, CSELA0): These bits selection an
instruction fetch, data read, data write, or data read/write cycle as the channel A break condition.
Bit 2
Bit 1
CSELA1
CSELA0
0
0
1
1
0
1
Bit 0—Break Interrupt Enable A (BIEA): Enables or disables channel A PC break interrupts.
Bit 0
BIEA
Description
0
PC break interrupts are disabled
1
PC break interrupts are enabled
Bit 3
0
All BARA bits are unmasked and included in break conditions
1
BAA0 (lowest bit) is masked, and not included in break
conditions
0
BAA1–0 (lower 2 bits) are masked, and not included in break
conditions
1
BAA2–0 (lower 3 bits) are masked, and not included in break
conditions
0
BAA3–0 (lower 4 bits) are masked, and not included in break
conditions
1
BAA7–0 (lower 8 bits) are masked, and not included in break
conditions
0
BAA11–0 (lower 12 bits) are masked, and not included in break
conditions
1
BAA15–0 (lower 16 bits) are masked, and not included in break
conditions
Description
Instruction fetch is used as break condition
Data read cycle is used as break condition
Data write cycle is used as break condition
Data read/write cycle is used as break condition
(Initial value)
(Initial value)
(Initial value)
133

Advertisement

Table of Contents
loading

Table of Contents