Fujitsu F2MC-16LX Hardware Manual page 133

Mb90470 series 16-bit microcontroller
Hide thumbs Also See for F2MC-16LX:
Table of Contents

Advertisement

❍ System clock generator circuit
This circuit generates an oscillation clock (HCLK) by using an oscillator connected to the high-
speed oscillation pin. Also, an external clock can be input to it.
❍ Sub-clock generator circuit
This circuit generates a sub-clock (SCLK) by using an oscillator connected to the low-speed
oscillation pin. Also, an external clock can be input to it.
❍ PLL multiplier circuit
This circuit multiplies an oscillation circuit by using PLL oscillation and supplies it to the CPU
clock selector.
❍ Clock selector
This circuit selects clocks from among the main clock, sub-clock, and four PLL clocks supplied
to the CPU clock control circuit and peripheral clock control circuit.
❍ Clock selection register (CKSCR)
This register changes between the oscillation clock and PLL clocks, selects the oscillation
stabilization wait time, and selects the multiplication rate of the PLL clocks.
❍ Selector for the oscillation stabilization wait time
This circuit selects the oscillation stabilization wait time of the oscillation clock when the stop
mode is reset and during watchdog reset. Four types of the timebase timer output are selected.
CHAPTER 5 CLOCKS
117

Advertisement

Table of Contents
loading

Table of Contents