Pmlimitu6-Prefetchable Memory Limit Address Upper Register; Capptr6-Capabilities Pointer Register - Intel 2ND GENERATION CORE PROCESSOR FAMILY DESKTOP - DATASHEET VOLUME 2 01-2011 Datasheet

Table of Contents

Advertisement

2.10.20
PMLIMITU6—Prefetchable Memory Limit Address Upper
Register
The functionality associated with this register is present in the PEG design
implementation.
This register in conjunction with the corresponding Upper Limit Address register
controls the processor to PCI Express-G prefetchable memory access routing based on
the following formula:
PREFETCHABLE_MEMORY_BASE  address  PREFETCHABLE_MEMORY_LIMIT
The upper 12 bits of this register are read/write and correspond to address bits
A[31:20] of the 39-bit address. The lower 7 bits of the Upper Limit Address register are
read/write and correspond to address bits A[38:32] of the 39-bit address. This register
must be initialized by the configuration software. For the purpose of address decode,
address bits A[19:0] are assumed to be FFFFFh. Thus, the top of the defined memory
address range will be at the top of a 1 MB aligned memory block.
Note that prefetchable memory range is supported to allow segregation by the
configuration software between the memory ranges that must be defined as UC and the
ones that can be designated as a USWC (that is, prefetchable) from the processor
perspective.
B/D/F/Type:
Address Offset:
Reset Value:
Access:
Size:
Bit
31:0
2.10.21
CAPPTR6—Capabilities Pointer Register
The capabilities pointer provides the address offset to the location of the first entry in
this device's linked list of capabilities.
B/D/F/Type:
Address Offset:
Reset Value:
Access:
Size:
Bit
7:0
158
0/6/0/PCI
2C–2Fh
00000000h
RW
32 bits
Reset
RST/
Attr
Value
PWR
RW
00000000h
Uncore
0/6/0/PCI
34h
88h
RO
8 bits
Reset
RST/
Attr
Value
PWR
RO
88h
Uncore
Processor Configuration Registers
Description
Prefetchable Memory Address Limit (PMLIMITU)
This field corresponds to A[63:32] of the upper limit of the
prefetchable Memory range that will be passed to PCI Express-G.
Description
First Capability (CAPPTR1)
The first capability in the list is the Subsystem ID and Subsystem
Vendor ID Capability.
Datasheet, Volume 2

Hide quick links:

Advertisement

Table of Contents
loading
Need help?

Need help?

Do you have a question about the 2ND GENERATION INTEL CORE PROCESSOR FAMILY DESKTOP - DATASHEET VOLUME 2 01-2011 and is the answer not in the manual?

Questions and answers

Table of Contents