Processor Configuration Registers
2.18.15
PLMBASE_REG—Protected Low-Memory Base Register
This register sets up the base address of DMA-protected low-memory region below
4 GB. This register must be set up before enabling protected memory through
PMEN_REG, and must not be updated when protected memory regions are enabled.
This register is always treated as RO for implementations not supporting protected low
memory region (PLMR field reported as Clear in the Capability register).
The alignment of the protected low memory region base depends on the number of
reserved bits (N:0) of this register. Software may determine N by writing all 1s to this
register, and finding the most significant zero bit position with 0 in the value read back
from the register. Bits N:0 of this register is decoded by hardware as all 0s.
Software must setup the protected low memory region below 4 GB.
Software must not modify this register when protected memory regions are enabled
(PRS field Set in PMEN_REG).
B/D/F/Type:
Address Offset:
Reset Value:
Access:
Size:
BIOS Optimal Default
Bit
31:20
19:0
Datasheet, Volume 2
0/0/0/GFXVTBAR
68–6Bh
00000000h
RW
32 bits
00000h
Reset
RST/
Attr
Value
PWR
RW
000h
Uncore
RO
0h
Description
Protected Low-Memory Base (PLMB)
This register specifies the base of protected low-memory region in
system memory.
Reserved
235
Need help?
Do you have a question about the 2ND GENERATION INTEL CORE PROCESSOR FAMILY DESKTOP - DATASHEET VOLUME 2 01-2011 and is the answer not in the manual?
Questions and answers