Phmbase_Reg-Protected High-Memory Base Register - Intel 2ND GENERATION CORE PROCESSOR FAMILY DESKTOP - DATASHEET VOLUME 2 01-2011 Datasheet

Table of Contents

Advertisement

Processor Configuration Registers
2.18.17
PHMBASE_REG—Protected High-Memory Base Register
This register sets up the base address of DMA-protected high-memory region. This
register must be set up before enabling protected memory through PMEN_REG, and
must not be updated when protected memory regions are enabled.
This register is always treated as RO for implementations not supporting protected high
memory region (PHMR field reported as Clear in the Capability register).
The alignment of the protected high memory region base depends on the number of
reserved bits (N:0) of this register. Software may determine N by writing all 1's to this
register, and finding most significant zero bit position below host address width (HAW)
in the value read back from the register. Bits N:0 of this register are decoded by
hardware as all 0s.
Software may setup the protected high memory region either above or below 4 GB.
Software must not modify this register when protected memory regions are enabled
(PRS field Set in PMEN_REG).
B/D/F/Type:
Address Offset:
Reset Value:
Access:
Size:
BIOS Optimal Default
Bit
63:39
38:20
19:0
Datasheet, Volume 2
0/0/0/GFXVTBAR
70–77h
0000000000000000h
RW
64 bits
000000000000h
Reset
RST/
Attr
Value
PWR
RO
0h
RW
00000h
Uncore
RO
0h
Description
Reserved
Protected High-Memory Base (PHMB)
This register specifies the base of protected (high) memory region
in system memory.
Hardware ignores, and does not implement, bits 63:HAW, where
HAW is the host address width.
Reserved
237

Hide quick links:

Advertisement

Table of Contents
loading

Table of Contents