Dmac Bus Cycle - Hitachi H8/3006 Hardware Manual

Table of Contents

Advertisement

7.4.8

DMAC Bus Cycle

Figure 7.13 shows an example of the timing of the basic DMAC bus cycle. This example shows a
word-size transfer from a 16-bit two-state access area to an 8-bit three-state access area. When the
DMAC gets the bus from the CPU, after one dead cycle (T
writes to the destination address. During these read and write operations the bus is not released
even if there is another bus request. DMAC cycles comply with bus controller settings in the same
way as CPU cycles.
CPU cycle
T
T
1
2
φ
Address
bus
RD
HWR
LWR
224
DMAC cycle (1 word transfer)
T
T
T
T
1
2
d
1
Source
address
Figure 7.13 DMA Transfer Bus Timing (Example)
), it reads from the source address and
d
T
T
T
T
T
2
1
2
3
Destination address
CPU cycle
T
T
T
T
1
2
3
1
2
T
T
1
2

Advertisement

Table of Contents
loading

This manual is also suitable for:

H8/3007Hd6413006Hd6413007

Table of Contents