Hitachi H8/3006 Hardware Manual page 159

Table of Contents

Advertisement

Read access
Write access
Note: n = 7 to 0
Figure 6.13 Bus Control Signal Timing for 16-Bit, Two-State-Access Area (2)
142
φ
Address bus
Odd external address in area n
CS
n
AS
RD
D
to D
15
8
D
to D
7
0
HWR
LWR
D
to D
15
8
D
to D
7
0
(Byte Access to Odd Address)
Bus cycle
T
T
1
2
Invalid
Valid
High
Undetermined data
Valid

Advertisement

Table of Contents
loading

This manual is also suitable for:

H8/3007Hd6413006Hd6413007

Table of Contents