Hitachi H8/3006 Hardware Manual page 773

Table of Contents

Advertisement

D.2
Pin States at Reset
Modes 1 and 2: Figure D.1 is a timing diagram for the case in which RES goes low during an
external memory access in mode 1 or 2. As soon as RES goes low, all ports are initialized to the
input state. AS, RD, HWR, LWR, and CS
The address bus is initialized to the low output level 2.5 φ clock cycles after the low level of RES
is sampled. Clock pin P6
P6
7
RES
Internal reset
signal
A
to A
19
0
CS
0
AS, RD
(read)
HWR, LWR
(write)
D
to D
15
0
(write)
I/O port,
CS
to CS
7
1
Figure D.1 Reset during Memory Access (Modes 1 and 2)
760
go high, and D
0
/φ goes to the output state at the next rise of φ after RES goes low.
7
Access to external
memory
T1
T2
to D
go to the high-impedance state.
15
0
T3
High impedance
High impedance
H'00000

Advertisement

Table of Contents
loading

This manual is also suitable for:

H8/3007Hd6413006Hd6413007

Table of Contents