Refresh Timer Counter (Rtcnt) - Hitachi H8/3006 Hardware Manual

Table of Contents

Advertisement

Bit 5
Bit 4
Bit 3
CKS2
CKS1
CKS0 Description
0
0
0
1
1
0
1
1
0
0
1
1
0
1
Bits 2 to 0—Reserved: These bits cannot be modified and are always read as 1.
6.2.10

Refresh Timer Counter (RTCNT)

Bit
7
Initial value
0
Read/Write
R/W
RTCNT is an 8-bit readable/writable up-counter.
RTCNT is incremented by an internal clock selected by bits CKS2 to CKS0 in RTMCSR. When
RTCNT matches RTCOR (compare match), the CMF flag in RTMCSR is set to 1 and RTCNT is
cleared to H'00. If the RCYCE bit in DRCRB is set to 1 at this time, a refresh cycle is started.
Also, if the CMIE bit in RTMCSR is set to 1, a compare match interrupt (CMI) is generated.
RTCNT is initialized to H'00 by a reset and in standby mode.
Count operation halted
φ/2 used as counter clock
φ/8 used as counter clock
φ/32 used as counter clock
φ/128 used as counter clock
φ/512 used as counter clock
φ/2048 used as counter clock
φ/4096 used as counter clock
6
5
0
0
R/W
R/W
4
3
0
0
R/W
R/W
R/W
(Initial value)
2
1
0
0
0
0
R/W
R/W
125

Advertisement

Table of Contents
loading

This manual is also suitable for:

H8/3007Hd6413006Hd6413007

Table of Contents