S1D13506 Host Bus Interface; Pr31500/Pr31700 Host Bus Interface Pin Mapping - Epson S1D13506 Technical Manual

Color lcd/crt/tv controller
Table of Contents

Advertisement

Epson Research and Development
Vancouver Design Center

3 S1D13506 Host Bus Interface

Note

3.1 PR31500/PR31700 Host Bus Interface Pin Mapping

Interfacing to the Philips MIPS PR31500/PR31700 Processor
Issue Date: 01/02/08
The S1D13506 implements a 16-bit Host Bus Interface specifically for interfacing to the
PR31500/PR31700 microprocessor.
The PR31500/PR31700 Host Bus Interface is selected by the S1D13506 on the rising edge
of RESET#. After releasing reset, the bus interface signals assume their selected
configuration. For details on S1D13506 configuration, see Section 4.2, "S1D13506 Config-
uration" on page 12.
At reset, the Register/Memory Select bit in the Miscellaneous Register (REG[001h] bit
7) is set to 1. This means that only REG[000h] (read-only) and REG[001h] are
accessible until a write to REG[001h] sets bit 7 to 0 making all registers accessible.
When debugging a new hardware design, this can sometimes give the appearance that
the interface is not working, so it is important to remember to clear this bit before
proceeding with debugging.
The following table shows the function of each Host Bus Interface signal.
Table 3-1: PR31500/PR31700 Host Bus Interface Pin Mapping
S1D13506 Pin Name
AB20
AB19
AB18
AB17
AB[16:13]
AB[12:0]
DB[15:8]
DB[7:0]
WE1#
M/R#
CS#
BUSCLK
BS#
RD/WR#
RD#
WE0#
WAIT#
RESET#
Philips PR31500/PR31700
ALE
/CARDREG
/CARDIORD
/CARDIOWR
V
DD
A[12:0]
D[23:16]
D[31:24]
/CARDxCSH
V
DD
V
DD
DCLKOUT
V
DD
/CARDxCSL
/RD
/WE
/CARDxWAIT
RESET#
Page 9
S1D13506
X25B-G-009-02

Advertisement

Table of Contents
loading

Table of Contents