Power Mode Register; Key Protection For Pwrmod And Sramret Register; Control For Retention Sram During Hibernate Mode Register - Analog Devices ADuCM356 Reference Manual

Table of Contents

Advertisement

Reference Manual
REGISTER DETAILS: POWER MANAGEMENT UNIT
Table 24. Bit Descriptions for PSM_STAT (Continued)
Bits
Bit Name
Settings
8
RANGE1
7
WICENACK
[6:3]
Reserved
2
VREGOVR
1
VREGUNDR
0
VBATUNDR

POWER MODE REGISTER

Address: 0x4004C008, Reset: 0x00000000, Name: PWRMOD
Table 25. Bit Descriptions for PWRMOD
Bits
Bit Name
Settings
[31:4]
Reserved
3
MONVBATN
2
Reserved
[1:0]
MODE

KEY PROTECTION FOR PWRMOD AND SRAMRET REGISTER

Address: 0x4004C00C, Reset: 0x00000000, Name: PWRKEY
Table 26. Bit Descriptions for PWRKEY
Bits
Bit Name
Settings
[31:16]
Reserved
[15:0]
VALUE

CONTROL FOR RETENTION SRAM DURING HIBERNATE MODE REGISTER

Address: 0x4004C014, Reset: 0x00000000, Name: SRAMRET
analog.com
Description
AVDD_DD Range 1 (>2.75 V). This is a write one to clear status bit indicating the relevant
AVDD_DD range. Generates the AVDD_DD range interrupt if IEN, Bit 10 is set. The status bit sets
again even after 1 is written to the flag to clear it if AVDD_DD falls in the specified range.
1 AVDD_DD in the specified range.
0 AVDD_DD not in the specified range.
Wake-Up Interrupt Controller (WIC) Enable Acknowledge from Cortex.
Reserved.
Status Bit for Alarm Indicating Overvoltage for DVDD_REG. Bit set if DVDD_REG (LDO regulator
output) > 1.32 V. Generates an interrupt if IEN, Bit 2 is set. This is write one to clear this bit. The
status bit sets again even after 1 is written to the flag to clear it if DVDD_REG is > 1.32 V.
Status Bit for Alarm Indicating DVDD_REG is Less Than 1 V. Generates an interrupt if IEN Bit 1 is
set. This bit sets if DVDD_REG < 1 V. This is a write one to clear bit. The status bit sets again even
after 1 is written to the flag to clear it if DVDD_REG is < 1 V.
Status Bit Indicating an Alarm that AVDD_DD is Less than 1.8 V. Generates an interrupt if IEN Bit 0
is set. This bit sets if AVDD_DD < 1.83 V. This is a write one to clear bit. The status bit sets again
even after 1 is written to the flag to clear it if AVDD_DD is < 1.83 V.
Description
Reserved.
Monitor AVDD_DD During Hibernate Mode. Monitors AVDD_DD by default. DVDD_REG (1.2 V LDO
regulator). Monitoring cannot be disabled.
0 AVDD_DD monitor enabled in PMU block. Default.
1 AVDD_DD monitor disabled in PMU block.
Reserved.
Power Mode Bits.
00 Flexi mode.
01 Reserved.
10 Hibernate mode.
11 Reserved.
Description
Reserved.
Power Control Key Register. The PMG0 PWRMOD and PMG0 SRAMRET registers are key protected.
One write to the key is necessary to change the value in the PMG0 PWRMOD and PMG0 SRAMRET
registers. Write 0x4859 to PMG0 PWRKEY before writing to PMG0 PWRMOD or PMG0 SRAMRET
register. A write to any other register on the Arm peripheral bus before writing to PMG0 PWRMOD or
PMG0 SRAMRET returns the protection to the lock state.
ADuCM356
Reset
Access
0x1
R/W1C
0x0
R
0x0
R
0x0
R/W1C
0x0
R/W1C
0x0
R/W1C
Reset
Access
0x0
R
0x0
R/W
0x0
R/W
0x0
R/W
Reset
Access
0x0
R
0x0000
W
Rev. A | 29 of 312

Advertisement

Table of Contents
loading
Need help?

Need help?

Do you have a question about the ADuCM356 and is the answer not in the manual?

Table of Contents