M
1
6
C
2 /
6
A
G
o r
u
p
(
M
1
NOTE:
1. PLL operation mode can be entered from high speed mode.
Figure 7.4.1. Procedure to Use PLL Clock as CPU Clock Source
R
e
. v
2
0 .
0
F
e
b
1 .
, 5
2
0
0
7
R
E
J
0
9
B
0
2
0
2
0 -
2
0
0
6
C
2 /
6
, A
M
1
6
C
2 /
6
, B
M
1
Set the CM07 bit to "0" (main clock), the CM17 to CM16
bits to "00
"(main clock undivided), and the CM06 bit to "0"
2
(CM16 and CM17 bits enabled).
Set the PLC02 to PLC00 bits (multiplying factor).
(To select a 16 MHz < PLL clock)
Set the PM20 bit to "0" (2-wait states).
Set the PLC07 bit to "1" (PLL operation).
Wait until the PLL clock becomes stable (t
Set the CM11 bit to "1" (PLL clock for the CPU clock source).
page 48
f o
3
2
9
6
C
2 /
6
) T
START
(1)
(PLL)).
su
END
7. Clock Generation Circuit