Motorola DSP56367 User Manual page 134

24-bit digital signal processor
Table of Contents

Advertisement

Specifications
Enhanced Serial Audio Interface Timing
Table 3-22 Enhanced Serial Audio Interface Timing (Continued)
No.
Characteristics
462
Flag output valid after TXC rising edge
463
HCKR/HCKT clock cycle
464
HCKT input rising edge to TXC output
465
HCKR input rising edge to RXC output
= 1.8 V ± 5%; T
Note:
1.
V
CC
2.
i ck = internal clock
x ck = external clock
i ck a = internal clock, asynchronous mode
(asynchronous implies that TXC and RXC are two different clocks)
i ck s = internal clock, synchronous mode
(synchronous implies that TXC and RXC are the same clock)
3.
bl = bit length
wl = word length
wr = word length relative
4.
TXC(SCKT pin) = transmit clock
RXC(SCKR pin) = receive clock
FST(FST pin) = transmit frame sync
FSR(FSR pin) = receive frame sync
HCKT(HCKT pin) = transmit high frequency clock
HCKR(HCKR pin) = receive high frequency clock
5.
For the internal clock, the external clock cycle is defined by Icyc and the ESAI control register.
6.
The word-relative frame sync signal waveform relative to the clock operates in the same
manner as the bit-length frame sync signal waveform, but spreads from one serial clock before
first bit clock (same as bit length frame sync signal), until the one before last bit clock of the
first word in frame.
7.
Periodically sampled and not 100% tested
3-68
1, 2, 3
Symbol
= 0°C to +95°C, C
J
L
DSP56367
Expression
Min
40.0
= 50 pF
Cond-i
Uni
Max
4
t
tion
32.0
x ck
ns
18.0
i ck
ns
27.5
ns
27.5
ns
MOTOROLA

Advertisement

Table of Contents
loading

Table of Contents