RM0430
33.15.7
OTG interrupt mask register (OTG_GINTMSK)
Address offset: 0x018
Reset value: 0x0000 0000
This register works with the core interrupt register to interrupt the application. When an
interrupt bit is masked, the interrupt associated with that bit is not generated. However, the
core interrupt (OTG_GINTSTS) register bit corresponding to that interrupt is still set.
31
30
29
DISCIN
CIDSC
WUIM
SRQIM
T
HGM
rw
rw
rw
15
14
13
EOPF
ISOOD
ENUM
USBRS
M
RPM
DNEM
rw
rw
rw
Bit 31 WUIM: Resume/remote wakeup detected interrupt mask
0: Masked interrupt
1: Unmasked interrupt
Note: Accessible in both host and device modes.
Bit 30 SRQIM: Session request/new session detected interrupt mask
0: Masked interrupt
1: Unmasked interrupt
Note: Accessible in both host and device modes.
Bit 29 DISCINT: Disconnect detected interrupt mask
0: Masked interrupt
1: Unmasked interrupt
Note: Only accessible in host mode.
Bit 28 CIDSCHGM: Connector ID status change mask
0: Masked interrupt
1: Unmasked interrupt
Note: Accessible in both host and device modes.
Bit 27 LPMINTM: LPM interrupt mask
0: Masked interrupt
1: Unmasked interrupt
Note: Accessible in both host and device modes.
Bit 26 PTXFEM: Periodic Tx FIFO empty mask
0: Masked interrupt
1: Unmasked interrupt
Note: Only accessible in host mode.
Bit 25 HCIM: Host channels interrupt mask
0: Masked interrupt
1: Unmasked interrupt
Note: Only accessible in host mode.
28
27
26
25
LPMIN
PTXFE
HCIM
TM
M
rw
rw
rw
rw
12
11
10
9
USBSU
ESUSP
Res.
T
SPM
M
rw
rw
rw
USB on-the-go full-speed (OTG_FS)
24
23
22
IPXFR
RSTDE
M/IISO
PRTIM
Res.
TM
OXFR
rw
rw
8
7
6
GONA
GINAK
NPTXF
Res.
KEFFM
EFFM
rw
rw
RM0430 Rev 8
21
20
19
18
IISOIX
OEPIN
IEPINT
FRM
T
M
rw
rw
rw
rw
5
4
3
2
RXFLV
OTGIN
SOFM
EM
LM
T
rw
rw
rw
rw
17
16
Res.
Res.
1
0
MMISM
Res.
rw
1175/1324
1283
Need help?
Do you have a question about the STM32F423 and is the answer not in the manual?